Comp / 01/02/2023 New
Paper / Subject Code: 50924 / Digital Logic & Computer Architecture

| (Time: 3 Hours) | Total Marks: 8 |  |
|-----------------|----------------|--|
|                 |                |  |

| N.D | 2           | 2. Attempt any <b>three</b> questions from remaining five questions 3. Assume suitable data if <b>necessary</b> and justify the assumptions 4. Figures to the <b>right</b> indicate full marks                                                                                                                                                                                                                                                                                          |                |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Q1  | А           | Define the terms Computer Organization and Computer Architecture and                                                                                                                                                                                                                                                                                                                                                                                                                    | 05             |
| Q1  | B<br>C<br>D | differentiate between them with an example.  Explain IEEE 754 Floating point representations.  Define Instruction cycle. Explain it with a detailed state diagram.  How Hardwired control unit differs from Micro programmed control unit                                                                                                                                                                                                                                               | 05<br>05<br>05 |
| -Q2 | A<br>B      | Draw a neat flow chart of Booths algorithm for signed multiplication and Perform 7 x -3 using booths algorithm Explain the different addressing modes.                                                                                                                                                                                                                                                                                                                                  | 10<br>10       |
| _Q3 | A<br>B<br>C | Explain state table method of designing a Hardwired Control unit<br>Represent 3.5 in IEEE 754 Single precision Format<br>Explain SR Flip Flop                                                                                                                                                                                                                                                                                                                                           | 10<br>05<br>05 |
| Q4  | A           | Consider a 4-way set associative mapped cache with block size 4 KB. The size of the main memory is 16 GB and there are 10 bits in the tag. Find-  1. Size of cache memory                                                                                                                                                                                                                                                                                                               | 10             |
|     | В           | 2. Tag directory size Explain Micro instruction format and write a microprogram for the instruction ADD $R_1$ , $R_2$                                                                                                                                                                                                                                                                                                                                                                   | 10             |
| Q5  | A           | A program having 10 instructions (without Branch and Call instructions) is executed on non-pipeline and pipeline processors. All instructions are of same length and having 4 pipeline stages and time required to each stage is 1nsec. (Assume the four stages as Fetch Instruction, Decode Instruction, Execute Instruction, Write Output) i.) Calculate time required to execute the program on Non-pipeline and Pipeline processor. ii) Show the pipeline processor with a diagram. | 10             |
|     | -B          | Write a short note on cache coherency.  Describe the characteristics of Memory.                                                                                                                                                                                                                                                                                                                                                                                                         | 05<br>05       |
| Q6  | A<br>B      | Explain Flynn's classification. Explain different types Distributed and Centralized bus arbitration methods                                                                                                                                                                                                                                                                                                                                                                             | 10<br>10       |

g.P. Code 21314